I've been doing some reading on SMPS, and one of the areas of confusion I have is in regards to the effect of gate capacitance on switching frequency in power mosfets.
Ciss seems to increase with power ratings in MOSFETS, which makes sense. This becomes more problematic as switching frequency increases, which also makes sense.
The solution appears to be to allowing for higher output currents in the gate driving circuit, so the capacitance can charge and discharge very quickly (which is confusing to me). Unless, the input impedance drops significantly as frequency increases? That would make sense, but I always understood the gate to be a high impedance node. Any helpful explanations are appreciated.
Ciss seems to increase with power ratings in MOSFETS, which makes sense. This becomes more problematic as switching frequency increases, which also makes sense.
The solution appears to be to allowing for higher output currents in the gate driving circuit, so the capacitance can charge and discharge very quickly (which is confusing to me). Unless, the input impedance drops significantly as frequency increases? That would make sense, but I always understood the gate to be a high impedance node. Any helpful explanations are appreciated.
Comment